Artículos de revistas
Study of the utbbbe soi tunnel-fet working as a dual-technology transistor
Fecha
2021-08-23Registro en:
Journal of Integrated Circuits and Systems, v. 16, n. 2, 2021.
1872-0234
1807-1953
10.29292/jics.v16i2.208
2-s2.0-85114042759
Autor
Universidade de São Paulo (USP)
Universidade Estadual Paulista (UNESP)
Institución
Resumen
— In this work we further investigate the operation of theBESOI (Back-Enhanced Silicon-On Insulator) Dual-Technology FET, analyzing not only its behavior as a p-type Tunnel-FET when a negative back bias is applied to the struc-ture, but also as an nMOS when a positive back bias is applied. The working principle is based on the generation of a channel of either holes or electrons by the back gate electric field, which can then be depleted through the front gate bias. TCAD device simulation was used for the proof of concept.