info:eu-repo/semantics/article
A low-power integrated circuit for interaural time delay estimation without delay lines
Fecha
2009-07Registro en:
Chacón Rodríguez, Alfonso; Martin Pirchio, Franco; Sañudo, Silvana Romina; Julian, Pedro Marcelo; A low-power integrated circuit for interaural time delay estimation without delay lines; Institute of Electrical and Electronics Engineers; IEEE Transactions on Circuits and Systems II: Express Briefs; 56; 7; 7-2009; 575-579
1549-7747
1558-3791
CONICET Digital
CONICET
Autor
Chacón Rodríguez, Alfonso
Martin Pirchio, Franco
Sañudo, Silvana Romina
Julian, Pedro Marcelo
Resumen
A low-power IC for the estimation of the delay between two infinitely clipped (digital) signals is designed and implemented in a 0.35-mum standard CMOS technology. The proposed circuit is based on a sliding-mode control system and does not need past values of the inputs, which are usually stored using chains of digital registers or analog delay lines and significantly increase the power consumption. The IC is intended to work in ultralow-power miniature sensor network nodes performing localization in the audio range [20, 1000] Hz, as part of a forest environmental protection network. Power dissipation results show a core power consumption of 1.04 muW at 3.3 V and only 282 nW at 1.8 V-in both cases with a clock frequency of 200 kHz. The circuit is fully operative and was successfully tested on field as part of a low-power bearing sensor unit.