Trabalho apresentado em evento
Using multiple abstraction levels to speedup an MPSoC virtual platform simulator
Fecha
2011-07-28Registro en:
Proceedings of the International Workshop on Rapid System Prototyping, p. 99-105.
1074-6005
10.1109/RSP.2011.5929982
2-s2.0-79960688876
Autor
Universidade Estadual de Campinas (UNICAMP)
Universidade Estadual Paulista (Unesp)
Resumen
Virtual platforms are of paramount importance for design space exploration and their usage in early software development and verification is crucial. In particular, enabling accurate and fast simulation is specially useful, but such features are usually conflicting and tradeoffs have to be made. In this paper we describe how we integrated TLM communication mechanisms into a state-of-the-art, cycle-accurate, MPSoC simulation platform. More specifically, we show how we adapted ArchC fast functional instruction set simulators to the MPARM platform in order to achieve both fast simulation speed and accuracy. Our implementation led to a much faster hybrid platform, reaching speedups of up to 2.9 and 2.1x on average with negligible impact on power estimation accuracy (average 3.26% and 2.25% of standard deviation). © 2011 IEEE.
Materias
Ítems relacionados
Mostrando ítems relacionados por Título, autor o materia.
-
The Platformization of science : lattes platform at a crossroads?
Chiarini, Tulio; Silva Neto, Victo José da -
Collaborative platforms for supply chain integration: Trajectory, assimilation of platforms and results
Aparecida de Mattos, Claudia; Barbin Laurindo, Fernando José