dc.creator | Bolaños-Martínez, Freddy | |
dc.creator | Aedo, Jose Edison | |
dc.creator | Rivera-Vélez, Fredy | |
dc.date.accessioned | 2019-06-28T13:47:16Z | |
dc.date.accessioned | 2022-09-21T17:41:08Z | |
dc.date.available | 2019-06-28T13:47:16Z | |
dc.date.available | 2022-09-21T17:41:08Z | |
dc.date.created | 2019-06-28T13:47:16Z | |
dc.date.issued | 2014-06-24 | |
dc.identifier | https://repositorio.unal.edu.co/handle/unal/44570 | |
dc.identifier | http://bdigital.unal.edu.co/34669/ | |
dc.identifier.uri | http://repositorioslatinoamericanos.uchile.cl/handle/2250/3402643 | |
dc.description.abstract | Due to its scalability and flexibility, Network-on-Chip (NoC) is a growing and promising communication paradigm for Multiprocessor System-on-Chip (MPSoC) design. As the manufacturing process scales down to the deep submicron domain and the complexity of the system increases, fault-tolerant design strategies are gaining increased relevance. This paper exhibits the use of a Population-Based Incremental Learning (PBIL) algorithm aimed at finding the best mapping solutions at design time, as well as to finding the optimal remapping solution, in presence of single-node failures on the NoC. The optimization objectives in both cases are the application completion time and the network's peak bandwidth. A deterministic XY routing algorithm was used in order to simulate the traffic conditions in the network which has a 2D mesh topology. Obtained results are promising. The proposed algorithm exhibits a better performance, when compared with other reported approaches, as the problem size increases. | |
dc.language | spa | |
dc.publisher | Universidad Nacional de Colombia Sede Medellín | |
dc.relation | Universidad Nacional de Colombia Revistas electrónicas UN Dyna | |
dc.relation | Dyna | |
dc.relation | Dyna; Vol. 81, núm. 185 (2014); 28-35 DYNA; Vol. 81, núm. 185 (2014); 28-35 2346-2183 0012-7353 | |
dc.relation | Bolaños-Martínez, Freddy and Aedo, Jose Edison and Rivera-Vélez, Fredy (2014) Static and dynamic task mapping onto network on chip multiprocessors. Dyna; Vol. 81, núm. 185 (2014); 28-35 DYNA; Vol. 81, núm. 185 (2014); 28-35 2346-2183 0012-7353 . | |
dc.relation | http://revistas.unal.edu.co/index.php/dyna/article/view/34867 | |
dc.rights | Atribución-NoComercial 4.0 Internacional | |
dc.rights | http://creativecommons.org/licenses/by-nc/4.0/ | |
dc.rights | info:eu-repo/semantics/openAccess | |
dc.rights | Derechos reservados - Universidad Nacional de Colombia | |
dc.title | Static and dynamic task mapping onto network on chip multiprocessors | |
dc.type | Artículos de revistas | |