dc.creatorBolaños-Martínez, Freddy
dc.creatorAedo, Jose Edison
dc.creatorRivera-Vélez, Fredy
dc.date.accessioned2019-06-28T13:47:16Z
dc.date.accessioned2022-09-21T17:41:08Z
dc.date.available2019-06-28T13:47:16Z
dc.date.available2022-09-21T17:41:08Z
dc.date.created2019-06-28T13:47:16Z
dc.date.issued2014-06-24
dc.identifierhttps://repositorio.unal.edu.co/handle/unal/44570
dc.identifierhttp://bdigital.unal.edu.co/34669/
dc.identifier.urihttp://repositorioslatinoamericanos.uchile.cl/handle/2250/3402643
dc.description.abstractDue to its scalability and flexibility, Network-on-Chip (NoC) is a growing and promising communication paradigm for Multiprocessor System-on-Chip (MPSoC) design. As the manufacturing process scales down to the deep submicron domain and the complexity of the system increases, fault-tolerant design strategies are gaining increased relevance. This paper exhibits the use of a Population-Based Incremental Learning (PBIL) algorithm aimed at finding the best mapping solutions at design time, as well as to finding the optimal remapping solution, in presence of single-node failures on the NoC. The optimization objectives in both cases are the application completion time and the network's peak bandwidth. A deterministic XY routing algorithm was used in order to simulate the traffic conditions in the network which has a 2D mesh topology. Obtained results are promising. The proposed algorithm exhibits a better performance, when compared with other reported approaches, as the problem size increases.
dc.languagespa
dc.publisherUniversidad Nacional de Colombia Sede Medellín
dc.relationUniversidad Nacional de Colombia Revistas electrónicas UN Dyna
dc.relationDyna
dc.relationDyna; Vol. 81, núm. 185 (2014); 28-35 DYNA; Vol. 81, núm. 185 (2014); 28-35 2346-2183 0012-7353
dc.relationBolaños-Martínez, Freddy and Aedo, Jose Edison and Rivera-Vélez, Fredy (2014) Static and dynamic task mapping onto network on chip multiprocessors. Dyna; Vol. 81, núm. 185 (2014); 28-35 DYNA; Vol. 81, núm. 185 (2014); 28-35 2346-2183 0012-7353 .
dc.relationhttp://revistas.unal.edu.co/index.php/dyna/article/view/34867
dc.rightsAtribución-NoComercial 4.0 Internacional
dc.rightshttp://creativecommons.org/licenses/by-nc/4.0/
dc.rightsinfo:eu-repo/semantics/openAccess
dc.rightsDerechos reservados - Universidad Nacional de Colombia
dc.titleStatic and dynamic task mapping onto network on chip multiprocessors
dc.typeArtículos de revistas


Este ítem pertenece a la siguiente institución