dc.creatorFerreira, Ricardo S.
dc.creatorCardoso, João M. P.
dc.creatorDamiany, Alex
dc.creatorVendramini, Julio
dc.creatorTeixeira, Tiago
dc.date2018-10-01T11:57:11Z
dc.date2018-10-01T11:57:11Z
dc.date2011-09
dc.date.accessioned2023-09-27T21:32:48Z
dc.date.available2023-09-27T21:32:48Z
dc.identifier13837621
dc.identifierhttps://doi.org/10.1016/j.sysarc.2011.03.006
dc.identifierhttp://www.locus.ufv.br/handle/123456789/22089
dc.identifier.urihttps://repositorioslatinoamericanos.uchile.cl/handle/2250/8962398
dc.descriptionReconfigurable computing architectures are commonly used for accelerating applications and/or for achieving energy savings. However, most reconfigurable computing architectures suffer from computationally demanding placement and routing (P&R) steps. This problem may disable their use in systems requiring dynamic compilation (e.g., to guarantee application portability in embedded systems). Bearing in mind the simplification of P&R steps, this paper presents and analyzes a coarse-grained reconfigurable array (CGRA) extended with global multistage interconnect networks, specifically Omega Networks. We show that integrating one or two Omega Networks in a CGRA permits to simplify the P&R stage resulting in both low hardware resource overhead and low performance degradation (18% for an 8 × 8 array). We compare the proposed CGRA, which integrates one or two Omega Networks, with a CGRA based on a grid of processing elements with reach neighbor interconnections and with a torus topology. The execution time needed to perform the P&R stage for the two array architectures shows that the array using two Omega Networks needs a far simpler and faster P&R. The P&R stage in our approach completed on average in about 16× less time for the 17 benchmarks used. Similar fast approaches needed CGRAs with more complex interconnect resources in order to allow most of the benchmarks used to be successfully placed and routed.
dc.formatpdf
dc.formatapplication/pdf
dc.languageeng
dc.publisherJournal of Systems Architecture
dc.relationv. 57, n. 8, p. 761- 777, set. 2011
dc.rightsElsevier B.V.
dc.subjectCoarse-grained reconfigurable arrays
dc.subjectMultistage interconnection networks
dc.subjectPlacement and routing
dc.subjectFPGAs
dc.titleFast placement and routing by extending coarse-grained reconfigurable arrays with Omega Networks
dc.typeArtigo


Este ítem pertenece a la siguiente institución