dc.creator | Ferreira, Ricardo S. | |
dc.creator | Cardoso, João M. P. | |
dc.creator | Damiany, Alex | |
dc.creator | Vendramini, Julio | |
dc.creator | Teixeira, Tiago | |
dc.date | 2018-10-01T11:57:11Z | |
dc.date | 2018-10-01T11:57:11Z | |
dc.date | 2011-09 | |
dc.date.accessioned | 2023-09-27T21:32:48Z | |
dc.date.available | 2023-09-27T21:32:48Z | |
dc.identifier | 13837621 | |
dc.identifier | https://doi.org/10.1016/j.sysarc.2011.03.006 | |
dc.identifier | http://www.locus.ufv.br/handle/123456789/22089 | |
dc.identifier.uri | https://repositorioslatinoamericanos.uchile.cl/handle/2250/8962398 | |
dc.description | Reconfigurable computing architectures are commonly used for accelerating applications and/or for achieving energy savings. However, most reconfigurable computing architectures suffer from computationally demanding placement and routing (P&R) steps. This problem may disable their use in systems requiring dynamic compilation (e.g., to guarantee application portability in embedded systems). Bearing in mind the simplification of P&R steps, this paper presents and analyzes a coarse-grained reconfigurable array (CGRA) extended with global multistage interconnect networks, specifically Omega Networks. We show that integrating one or two Omega Networks in a CGRA permits to simplify the P&R stage resulting in both low hardware resource overhead and low performance degradation (18% for an 8 × 8 array). We compare the proposed CGRA, which integrates one or two Omega Networks, with a CGRA based on a grid of processing elements with reach neighbor interconnections and with a torus topology. The execution time needed to perform the P&R stage for the two array architectures shows that the array using two Omega Networks needs a far simpler and faster P&R. The P&R stage in our approach completed on average in about 16× less time for the 17 benchmarks used. Similar fast approaches needed CGRAs with more complex interconnect resources in order to allow most of the benchmarks used to be successfully placed and routed. | |
dc.format | pdf | |
dc.format | application/pdf | |
dc.language | eng | |
dc.publisher | Journal of Systems Architecture | |
dc.relation | v. 57, n. 8, p. 761- 777, set. 2011 | |
dc.rights | Elsevier B.V. | |
dc.subject | Coarse-grained reconfigurable arrays | |
dc.subject | Multistage interconnection networks | |
dc.subject | Placement and routing | |
dc.subject | FPGAs | |
dc.title | Fast placement and routing by extending coarse-grained reconfigurable arrays with Omega Networks | |
dc.type | Artigo | |