dc.creatorHentschke, Renato Fernandes
dc.creatorNarasimhan, Jaganathan
dc.creatorJohann, Marcelo de Oliveira
dc.creatorReis, Ricardo Augusto da Luz
dc.date2011-01-29T06:00:44Z
dc.date2009
dc.identifier1063-8210
dc.identifierhttp://hdl.handle.net/10183/27623
dc.identifier000715665
dc.descriptionIn this paper, we address the problem of generating good topologies of rectilinear Steiner trees using path search algorithms. Various techniques have been applied in order to achieve acceptable run times on a Maze Router that builds Steiner trees. A biasing technique proposed for wire length improvement, produces trees that are within 2% from optimal topologies in average. By introducing a sharing factor and a path-length factor we show how to trade-off wire length for delay. Experimental results show that our algorithm generates topologies with better delay compared to state of the art heuristics for Steiner trees, such as AHHK (from 26% to 40%) and P-Trees (from 1% to 30% and from 6% to 21% in the presence of blockages) while keeping the properties of a routing algorithm. An important motivation for this work lies in the fact that it can be used for estimation in the early stages as well as for actual routing, thereby improving the convergence and timing closure of the design significantly.We also provide some valuable theoretical background and insights on delay optimization and on how it relates to our maze router implementation.
dc.formatapplication/pdf
dc.languageeng
dc.relationIEEE transactions on very large scale integration (VLSI) systems. New York. Vol. 17, no 8 (Aug. 2009), p. 1073-1086
dc.rightsOpen Access
dc.subjectMicroeletrônica
dc.subjectVlsi
dc.subjectDelay
dc.subjectMaze search
dc.subjectRouting
dc.subjectSteiner trees
dc.titleMaze routing steiner trees with delay versus wire length tradeoff
dc.typeArtigo de periódico
dc.typeEstrangeiro


Este ítem pertenece a la siguiente institución