dc.creatorIgnacio Algredo Badillo
dc.creatorCLAUDIA FEREGRINO URIBE
dc.creatorParis Kitsos
dc.creatorRENE ARMANDO CUMPLIDO PARRA
dc.date2013
dc.date.accessioned2023-07-25T16:25:25Z
dc.date.available2023-07-25T16:25:25Z
dc.identifierhttp://inaoe.repositorioinstitucional.mx/jspui/handle/1009/2346
dc.identifier.urihttps://repositorioslatinoamericanos.uchile.cl/handle/2250/7807522
dc.descriptionMontgomery Multiplication is a common and important algorithm for improving the efficiency of public key cryptographic algorithms, like RSA and Elliptic Curve Cryptography (ECC). A natural choice for implementing this time consuming multiplication defined on finite fields, mainly over GF(2m), is the use of Field Programmable Gate Arrays (FPGAs) for being reconfigurable, flexible and physically secure devices. FPGAs allow the implementation of this kind of algorithms in a broad range of applications with different area–performance requirements. In this paper, we explore alternative architectures for con- structing GF(2m) digit-serial Montgomery multipliers on FPGAs based on Linear Feedback Shift Registers (LFSRs) and study their area–performance trade-offs. Different Montgomery multipliers were implemented using several digits and finite fields to compare their perfor- mance metrics such as area, memory, latency, clocking frequency and throughput to show suitable configurations for ECC implementations using NIST recommended parameters. The results achieved show a notable improvement against FPGA Montgomery multiplier previ- ously reported, achieving the highest throughput and the best efficiency.
dc.formatapplication/pdf
dc.languageeng
dc.publisherElsevier Ltd
dc.relationcitation:Morales, M., et al., (2013). Area/performance trade-off analysis of an FPGA digit-serial GF(2m)Montgomery multiplier based on LFSR, Computers and Electrical Engineering, Vol. (39): 542–549
dc.rightsinfo:eu-repo/semantics/openAccess
dc.rightshttp://creativecommons.org/licenses/by-nc-nd/4.0
dc.subjectinfo:eu-repo/classification/cti/1
dc.subjectinfo:eu-repo/classification/cti/12
dc.subjectinfo:eu-repo/classification/cti/1203
dc.subjectinfo:eu-repo/classification/cti/1203
dc.titleArea/performance trade-off analysis of an FPGA digit-serial GF(2m) Montgomery multiplier based on LFSR
dc.typeinfo:eu-repo/semantics/article
dc.typeinfo:eu-repo/semantics/acceptedVersion
dc.audiencestudents
dc.audienceresearchers
dc.audiencegeneralPublic


Este ítem pertenece a la siguiente institución