dc.creatorAlejandro Rojas Hernández
dc.creatorRENE ARMANDO CUMPLIDO PARRA
dc.creatorJesús Ariel Carrasco Ochoa
dc.creatorCLAUDIA FEREGRINO URIBE
dc.creatorJosé Francisco Martínez Trinidad
dc.date2012
dc.date.accessioned2023-07-25T16:24:28Z
dc.date.available2023-07-25T16:24:28Z
dc.identifierhttp://inaoe.repositorioinstitucional.mx/jspui/handle/1009/1859
dc.identifier.urihttps://repositorioslatinoamericanos.uchile.cl/handle/2250/7807050
dc.descriptionIn pattern recognition, feature selection is a very important task for supervised classification. The problem consists in, given a dataset where each object is described by a set of features, finding a subset of the original features such that a classifier that runs on data containing only these features would reach high classification accuracy. A useful way to find this subset of the original features is through testor theory. A testor is defined as a subset of the original features that allows differentiating objects from different classes. Testors are very useful particularly when object descriptions contain both numeric and non-numeric features. Computing testors for feature selection is a very complex problem due to exponential complexity, with respect to the number of features, of algorithms based on testor theory. Hardware implementation of testor computing algorithms helps to improve their performance taking advantage of parallel processing for verifying if a feature subset is a testor in a single clock cycle. This paper introduces an efficient hardware–software platform for computing irreducible testors for feature selection in pattern recognition. Results of implementing the proposed platform using a FPGA-based prototyping board are presented and discussed.
dc.formatapplication/pdf
dc.languageeng
dc.publisherElsevier Ltd
dc.relationcitation:Rojas-Hernández, A., et al., (2012). Hardware–software platform for computing irreducible testors, Expert Systems with Applications, (39): 2203–2210
dc.rightsinfo:eu-repo/semantics/openAccess
dc.rightshttp://creativecommons.org/licenses/by-nc-nd/4.0
dc.subjectinfo:eu-repo/classification/Feature selection/Feature selection
dc.subjectinfo:eu-repo/classification/Testor theory/Testor theory
dc.subjectinfo:eu-repo/classification/Custom architectures/Custom architectures
dc.subjectinfo:eu-repo/classification/FPGAs/FPGAs
dc.subjectinfo:eu-repo/classification/cti/1
dc.subjectinfo:eu-repo/classification/cti/12
dc.subjectinfo:eu-repo/classification/cti/1203
dc.subjectinfo:eu-repo/classification/cti/1203
dc.titleHardware–software platform for computing irreducible testors
dc.typeinfo:eu-repo/semantics/article
dc.typeinfo:eu-repo/semantics/acceptedVersion
dc.audiencestudents
dc.audienceresearchers
dc.audiencegeneralPublic


Este ítem pertenece a la siguiente institución