dc.creatorVICTOR HUGO CHAMPAC VILELA
dc.creatorVICTOR AVENDAÑO FERNANDEZ
dc.date2010
dc.date.accessioned2023-07-25T16:23:43Z
dc.date.available2023-07-25T16:23:43Z
dc.identifierhttp://inaoe.repositorioinstitucional.mx/jspui/handle/1009/1468
dc.identifier.urihttps://repositorioslatinoamericanos.uchile.cl/handle/2250/7806663
dc.descriptionTesting of signal integrity (SI) in current high-speed ICs, requires automatic test equipment test resources at the multigigahertz range, normally not available. Furthermore, for most internal nets of state-of-the-art ICs, external speed testing is not possible for the newest technologies. In this paper, on-chip testing for SI faults in digital interconnect signals, using built-in high speed monitors, is proposed. A coherent sampling scheme is used to capture the signal information. Two monitors to test SI violations are proposed: one for undershoots at the high logic level and the other for overshoots at the low logic level. The monitors are capable of detecting small noise pulses and have been extended to test sequentially more than one signal. The cost of the proposed strategy is analyzed in terms of area, delay penalization, and test time. The effects of clock jitter and process variations are analyzed. Experimental results obtained in designed and fabricated circuits show the feasibility of the proposed testing strategy. A good agreement appears between the theoretical analysis, simulation results, and the experimental measurements.
dc.formatapplication/pdf
dc.languageeng
dc.publisherIEEE
dc.relationcitation:Champac-Vilela, V.H., et al., (2010). Built-In sensor for signal integrity faults in digital interconnect signals, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, Vol. 18 (2): 256 - 269
dc.rightsinfo:eu-repo/semantics/openAccess
dc.rightshttp://creativecommons.org/licenses/by-nc-nd/4.0
dc.subjectinfo:eu-repo/classification/High speed/High speed
dc.subjectinfo:eu-repo/classification/Noise pulses/Noise pulses
dc.subjectinfo:eu-repo/classification/Overshoots/Overshoots
dc.subjectinfo:eu-repo/classification/Signal integrity (SI) faults/Signal integrity (SI) faults
dc.subjectinfo:eu-repo/classification/Testing/Testing
dc.subjectinfo:eu-repo/classification/Undershoots/Undershoots
dc.subjectinfo:eu-repo/classification/cti/1
dc.subjectinfo:eu-repo/classification/cti/22
dc.subjectinfo:eu-repo/classification/cti/2203
dc.subjectinfo:eu-repo/classification/cti/2203
dc.titleBuilt-In sensor for signal integrity faults in digital interconnect signals
dc.typeinfo:eu-repo/semantics/article
dc.typeinfo:eu-repo/semantics/acceptedVersion
dc.audiencestudents
dc.audienceresearchers
dc.audiencegeneralPublic


Este ítem pertenece a la siguiente institución