dc.contributor | ALEJANDRO DIAZ SANCHEZ | |
dc.creator | JHOAN ALBERTO SALINAS DELGADO | |
dc.date | 2012-02 | |
dc.date.accessioned | 2023-07-25T16:21:19Z | |
dc.date.available | 2023-07-25T16:21:19Z | |
dc.identifier | http://inaoe.repositorioinstitucional.mx/jspui/handle/1009/313 | |
dc.identifier.uri | https://repositorioslatinoamericanos.uchile.cl/handle/2250/7805533 | |
dc.description | This work proposes a multiphase clock generator based on a ring oscillator and a
delay control of every individual phase. With this individual control, correction of static
errors caused by mismatch and capacitive unbalance is possible.
In this document, the selection of the architecture and the different functional blocks
is reported. In the case of the oscillator, a delay cell with dual tuning method is used;
coarse tuning is used for frequency variation and fine tuning is used for the control
of each phase. Moreover, in order to detect small delays between two signals, a delay
detector based on the discharge of a capacitor, controlled by a pulse whose width is
dependent on the delay to be sensed.
The designed delay detector can sense delays in the order of 40 ps, with a gain of
−1/20 V/ps. In the case of the oscillator, a frequency range that spans from 1.7 up
to 2.25 GHz, a phase noise of -101.13 dBc/Hz measured at an offset frequency of 1
MHz, and a power consumption of 80 mW is achieved. For the whole system, designed
with the UMC 0.18 μm Mixed Mode and RF CMOS technology, the clock generator
achieves a frequency range from 1.7 to 2.25 GHz, with a delay accuracy of 1.86 ps and
a capacitive unbalanced compensation for errors up to 15 fF. The power consumption
of the clock generator is 150 mW. | |
dc.format | application/pdf | |
dc.language | eng | |
dc.publisher | Instituto Nacional de Astrofísica, Óptica y Electrónica | |
dc.relation | citation:Salinas-Delgado J.A. | |
dc.rights | info:eu-repo/semantics/openAccess | |
dc.rights | http://creativecommons.org/licenses/by-nc-nd/4.0 | |
dc.subject | info:eu-repo/classification/Retardar los bucles de bloqueo/Delay lock loops | |
dc.subject | info:eu-repo/classification/CMOS/CMOS integrated circuits | |
dc.subject | info:eu-repo/classification/Osciladores/Oscillators | |
dc.subject | info:eu-repo/classification/Relojes/Clocks | |
dc.subject | info:eu-repo/classification/Jitter/Jitter | |
dc.subject | info:eu-repo/classification/Circuitos de retardo/Delay circuits | |
dc.subject | info:eu-repo/classification/cti/1 | |
dc.subject | info:eu-repo/classification/cti/22 | |
dc.subject | info:eu-repo/classification/cti/2203 | |
dc.subject | info:eu-repo/classification/cti/2203 | |
dc.title | Multiphase clock generation system in CMOS technology | |
dc.type | info:eu-repo/semantics/masterThesis | |
dc.type | info:eu-repo/semantics/acceptedVersion | |
dc.audience | students | |
dc.audience | researchers | |
dc.audience | generalPublic | |