dc.creatorCOSTA, F. J.
dc.creatorDORIA, R. T.
dc.creatorRodrigo Trevisoli Doria
dc.date.accessioned2021-11-25T22:03:10Z
dc.date.accessioned2022-09-09T15:39:05Z
dc.date.accessioned2023-03-13T20:17:41Z
dc.date.available2021-11-25T22:03:10Z
dc.date.available2022-09-09T15:39:05Z
dc.date.available2023-03-13T20:17:41Z
dc.date.created2021-11-25T22:03:10Z
dc.date.created2022-09-09T15:39:05Z
dc.date.issued2020-05-26
dc.identifierCOSTA, F. J.; TREVISOLI, R.; DORIA, R. T.. Substrate effect evaluation by the Analysis of Intrinsic capacitances in SOI UTBB Transistors. JICS. JOURNAL OF INTEGRATED CIRCUITS AND SYSTEMS (ED. PORTUGUÊS), v. 15, n. 1, p. 1-6, 2020.
dc.identifier1872-0234
dc.identifierhttp://148.201.128.228:8080/xmlui/handle/20.500.12032/6356
dc.identifier.urihttps://repositorioslatinoamericanos.uchile.cl/handle/2250/6168235
dc.description.abstractThe main goal of this paper is to present the behavior of the substrate effect in Ultra-Thin Body and Buried Oxide (UTBB) SOI MOSFETs with respect to the back gate bias (VSUB) through DC and AC simulations validated to experimental data. Different ground plane (GP) arrangements have been considered in order to enhance the analysis. It has been shown that the substrate effect is strongly influenced by the reduction of the back gate bias and, that the capacitive coupling of the structure presents a different behavior with respect of each kind of GP configuration as the back gate bias is varied. Finally, it has been shown that the GP below the source and drain regions contributes significantly to the overall capacitive coupling of the transistors.
dc.relationJICS. JOURNAL OF INTEGRATED CIRCUITS AND SYSTEMS (ED. PORTUGUÊS)
dc.rightsOpen Journal Systems "Este é um artigo publicado em acesso aberto sob uma licença de código aberto (GPL v2). Fonte: https://jics.org.br/ojs/index.php/JICS/article/view/118. Acesso em: 25 nov. 2021.
dc.rightsAcesso Aberto
dc.subjectUTBB
dc.subjectSubstrate Effect
dc.subjectBody Factor
dc.titleSubstrate Effect Evaluation by the Analysis of Intrinsic Capacitances in SOI UTBB Transistors
dc.typeArtigo


Este ítem pertenece a la siguiente institución