dc.contributor | Assef, Amauri Amorin | |
dc.contributor | Assef, Amauri Amorin | |
dc.contributor | Ruseler, Adriano | |
dc.contributor | Romanelli, Eduardo Felix Ribeiro | |
dc.creator | Pinto, Camila Scotti | |
dc.creator | Avuka, Josué Rosa de | |
dc.creator | Pinto, Kaique Tonetti | |
dc.date.accessioned | 2020-11-11T14:02:56Z | |
dc.date.accessioned | 2022-12-06T14:56:25Z | |
dc.date.available | 2020-11-11T14:02:56Z | |
dc.date.available | 2022-12-06T14:56:25Z | |
dc.date.created | 2020-11-11T14:02:56Z | |
dc.date.issued | 2018-03-13 | |
dc.identifier | PINTO, Camila Scotti; PINTO, Kaique Tonetti; ÁVILA, Josué Rosa. Implementação de um inversor de 9 níveis monofásico controlado por dispositivo FPGA. 2018. 84 f. Trabalho de Conclusão de Curso (Graduação em Engenharia Controle e Automação) - Universidade Tecnológica Federal do Paraná, Curitiba, 2018. | |
dc.identifier | http://repositorio.utfpr.edu.br/jspui/handle/1/8237 | |
dc.identifier.uri | https://repositorioslatinoamericanos.uchile.cl/handle/2250/5258330 | |
dc.description.abstract | This work shows a study about the main topologies of multilevel voltage inverters and of different PWM (Pulse Width Modulation) modulation strategies for developing a cascaded H-bridge multilevel inverter with nine voltage levels, controlled by (Field Programmable Gate Array) for academic and educational use. To observe the inverter’s behavior for the four chosen modulation strategies were implemented different models (one for each modulation strategy) using Matlab Simulink. Each of the modulation strategies were simulated with the indices 0.25, 0.5, 0.75 and 1.Using the Quartus II software, the code written in VHDL language was implemented in the FPGA Altera Cyclone IV device contained in the DE0-nano board. In order to validate the PWM signals, the software ModelSim was used and then applied to the prototype boards developed in a previous Trabalho de Conclusão de Curso (TCC) on Universidade Tecnológica Federal do Paraná (UTFPR). The simulated and experimental results of the PWM signals for the different modulation and load indexes confirm that this work actually explores a viable and didactic alternative for the study of inverters with 9 with power up to 250 W. | |
dc.publisher | Universidade Tecnológica Federal do Paraná | |
dc.publisher | Curitiba | |
dc.publisher | Brasil | |
dc.publisher | Curso de Engenharia de Controle e Automação | |
dc.publisher | UTFPR | |
dc.rights | openAccess | |
dc.subject | Eletrônica de potência | |
dc.subject | Inversores elétricos | |
dc.subject | VHDL (Linguagem descritiva de hardware) | |
dc.subject | Modulação (Eletrônica) | |
dc.subject | Engenharia elétrica | |
dc.subject | Power electronics | |
dc.subject | Electric inverters | |
dc.subject | VHDL (Computer hardware description language) | |
dc.subject | Modulation (Electronics) | |
dc.subject | Power electronics | |
dc.title | Implementação de um inversor de 9 níveis monofásico controlado por dispositivo FPGA | |
dc.type | bachelorThesis | |