dc.contributor | Lima, Carlos Raimundo Erig | |
dc.contributor | Simão, Jean Marcelo | |
dc.creator | Antiqueira, Perci Ayres | |
dc.date.accessioned | 2012-04-13T16:22:57Z | |
dc.date.accessioned | 2022-12-06T14:50:39Z | |
dc.date.available | 2012-04-13T16:22:57Z | |
dc.date.available | 2022-12-06T14:50:39Z | |
dc.date.created | 2012-04-13T16:22:57Z | |
dc.date.issued | 2011-12-15 | |
dc.identifier | ANTIQUEIRA, Perci Ayres. Implementação de modelos de redes de Petri em hardware de lógica reconfigurável. 2011. 125 f. Dissertação (Mestrado em Engenharia Elétrica e Informática Industrial) - Universidade Tecnológica Federal do Paraná, Curitiba, 2011. | |
dc.identifier | http://repositorio.utfpr.edu.br/jspui/handle/1/204 | |
dc.identifier.uri | https://repositorioslatinoamericanos.uchile.cl/handle/2250/5256794 | |
dc.description.abstract | In this research work, was performed a study of main types of hardware modeling tools searching to verify the advantages of utilizing for modeling dynamic and concurrent systems and for its hardware implementation. It was observed that even though there are tools for this purpose, exists some points that may be worked out to facilitate access to this technology. So, was developed a method for facilitate implementation of systems modeled in Petri nets, in reconfigurable logic hardware. For that, was utilized a capture software where, from the graphic of the Petri net model, is generated a description in PNML (Petri Net Markup Language) format. From this description, is generated a hardware description file in VHDL (VHSIC Hardware Description Language) format, that may be loaded in a reconfigurable logic circuit. To make possible this stage, was performed the development of tool that generate a file in VHDL language from the description in PNML format. The developed tool is described in details, showing all stages and criteria utilized in the conversion. To validate the method, is showed an application example for this toll with the implementation in FPGA (Field Programmable Gate Arrow), of a Petri net modeling a hypothetic industrial plant. Finally, a performance comparison is made between the model executed in hardware and the model executed in software. | |
dc.publisher | Universidade Tecnológica Federal do Paraná | |
dc.publisher | Curitiba | |
dc.publisher | Programa de Pós-Graduação em Engenharia Elétrica e Informática Industrial | |
dc.subject | Redes de Petri | |
dc.subject | VHDL (Linguagem descritiva de hardware) | |
dc.subject | Arranjos de lógica programável em campo | |
dc.subject | Dispositivos lógicos programáveis | |
dc.subject | Petri nets | |
dc.subject | VHDL (Computer hardware description language) | |
dc.subject | Field programmable gate arrays | |
dc.subject | Programmable logic devices | |
dc.title | Implementação de modelos de redes de Petri em hardware de lógica reconfigurável | |
dc.type | masterThesis | |