dc.contributorBarros, André Macário
dc.contributorBarbosa, Marco Antonio de Castro
dc.contributorSousa, Kleiton de Morais
dc.contributorBarros, André Macário
dc.creatorColet, João Mateus
dc.date.accessioned2022-04-29T11:48:04Z
dc.date.accessioned2022-12-06T14:40:27Z
dc.date.available2022-04-29T11:48:04Z
dc.date.available2022-12-06T14:40:27Z
dc.date.created2022-04-29T11:48:04Z
dc.date.issued2021-08-17
dc.identifierCOLET, João Mateus. Ensaios de aceleração computacional de alguns algoritmos clássicos utilizando-se FPGA. 2021. Trabalho de Conclusão de Curso (Engenharia de Computação) - Universidade Tecnológica Federal do Paraná (UTFPR), Pato Branco, 2021.
dc.identifierhttp://repositorio.utfpr.edu.br/jspui/handle/1/28154
dc.identifier.urihttps://repositorioslatinoamericanos.uchile.cl/handle/2250/5253740
dc.description.abstractWith the increasing complexity of computational algorithms, conventional technologies began to show unsatisfactory results regarding processing time. New technologies for code acceleration have emerged to address the disadvantages of sequential-code computers, including the FPGAs. Through the re-reading of an old concept, called F+V architecture, proposed by Estrin (1960), consisting of a sequential processor and an FPGA, it were combined the advantages of both technologies by exploring parallelism in the proposed problems. This work verified through scientific essays the acceleration achieved through this proposal of the classical problems: the detector of prime numbers, the bubble sort sorting algorithm and the Z buffer image rendering algorithm. Acceleration results were achieved in the order of up to 200 thousand, 9 and 1.3 times respectively. Showing the advantages of use FPGA in F+V architecture.
dc.publisherUniversidade Tecnológica Federal do Paraná
dc.publisherPato Branco
dc.publisherBrasil
dc.publisherDepartamento Acadêmico de Informática
dc.publisherEngenharia de Computação
dc.publisherUTFPR
dc.rightsopenAccess
dc.subjectArranjos de lógica programável em campo
dc.subjectVHDL (Linguagem descritiva de hardware)
dc.subjectAlgorítmos computacionais
dc.subjectField programmable gate arrays
dc.subjectVHDL (Computer hardware description language)
dc.subjectComputer algorithms
dc.titleEnsaios de aceleração computacional de alguns algoritmos clássicos utilizando-se FPGA
dc.typebachelorThesis


Este ítem pertenece a la siguiente institución