dc.contributor | Barros, André Macário | |
dc.contributor | Barbosa, Marco Antonio de Castro | |
dc.contributor | Sousa, Kleiton de Morais | |
dc.contributor | Barros, André Macário | |
dc.creator | Colet, João Mateus | |
dc.date.accessioned | 2022-04-29T11:48:04Z | |
dc.date.accessioned | 2022-12-06T14:40:27Z | |
dc.date.available | 2022-04-29T11:48:04Z | |
dc.date.available | 2022-12-06T14:40:27Z | |
dc.date.created | 2022-04-29T11:48:04Z | |
dc.date.issued | 2021-08-17 | |
dc.identifier | COLET, João Mateus. Ensaios de aceleração computacional de alguns algoritmos clássicos utilizando-se FPGA. 2021. Trabalho de Conclusão de Curso (Engenharia de Computação) - Universidade Tecnológica Federal do Paraná (UTFPR), Pato Branco, 2021. | |
dc.identifier | http://repositorio.utfpr.edu.br/jspui/handle/1/28154 | |
dc.identifier.uri | https://repositorioslatinoamericanos.uchile.cl/handle/2250/5253740 | |
dc.description.abstract | With the increasing complexity of computational algorithms, conventional technologies began to show unsatisfactory results regarding processing time. New technologies for code acceleration have emerged to address the disadvantages of sequential-code computers, including the FPGAs. Through the re-reading of an old concept, called F+V architecture, proposed by Estrin (1960), consisting of a sequential processor and an FPGA, it were combined the advantages of both technologies by exploring parallelism in the proposed problems. This work verified through scientific essays the acceleration achieved through this proposal of the classical problems: the detector of prime numbers, the bubble sort sorting algorithm and the Z buffer image rendering algorithm. Acceleration results were achieved in the order of up to 200 thousand, 9 and 1.3 times respectively. Showing the advantages of use FPGA in F+V architecture. | |
dc.publisher | Universidade Tecnológica Federal do Paraná | |
dc.publisher | Pato Branco | |
dc.publisher | Brasil | |
dc.publisher | Departamento Acadêmico de Informática | |
dc.publisher | Engenharia de Computação | |
dc.publisher | UTFPR | |
dc.rights | openAccess | |
dc.subject | Arranjos de lógica programável em campo | |
dc.subject | VHDL (Linguagem descritiva de hardware) | |
dc.subject | Algorítmos computacionais | |
dc.subject | Field programmable gate arrays | |
dc.subject | VHDL (Computer hardware description language) | |
dc.subject | Computer algorithms | |
dc.title | Ensaios de aceleração computacional de alguns algoritmos clássicos utilizando-se FPGA | |
dc.type | bachelorThesis | |