dc.creator | Silveira, Jonathas Evangelista da | |
dc.creator | Felzmann, Isaías Bittencout | |
dc.creator | Fabrício Filho, João | |
dc.creator | Wanner, Lucas Francisco | |
dc.date.accessioned | 2022-09-27T14:29:53Z | |
dc.date.accessioned | 2022-12-06T14:32:06Z | |
dc.date.available | 2022-09-27T14:29:53Z | |
dc.date.available | 2022-12-06T14:32:06Z | |
dc.date.created | 2022-09-27T14:29:53Z | |
dc.date.issued | 2020-10-21 | |
dc.identifier | SILVEIRA, Jonathas; FELZMANN, Isaías; FABRÍCIO FILHO, João; WANNER, Lucas. RV-Across: an associative processing simulator. In: SIMPÓSIO EM SISTEMAS COMPUTACIONAIS DE ALTO DESEMPENHO, 21., 2020. Anais eletrônicos [...]. Porto Alegre: Sociedade Brasileira de Computação, 2020. p. 131-142. DOI: https://doi.org/10.5753/wscad.2020.14064. Disponível em: https://sol.sbc.org.br/index.php/wscad/article/view/14064/13912. Acesso em: 28 jun. 2022. | |
dc.identifier | http://repositorio.utfpr.edu.br/jspui/handle/1/29753 | |
dc.identifier | https://doi.org/10.5753/wscad.2020.14064 | |
dc.identifier.uri | https://repositorioslatinoamericanos.uchile.cl/handle/2250/5251027 | |
dc.description.abstract | Associative Processing provides high-performance and energyefficient parallel computation using a Content-Addressable Memory (CAM). Emerging big data applications can be significantly sped-up by Associative Processing, but validation and evaluation are key challenges. We present RVAcross, a RISC-V Associative Processing Simulator for testing, validation, and modeling associative operations. RV-Across eases the design of associative and near-memory processing architectures by offering interfaces to both building new operations and providing high-level experimentation. Our simulator records memory and registers states of each associative operation pass, giving the user visibility and control over the simulation. The user can employ the simulation statistics provided by RV-Across to compute performance and energy metrics. RV-Across implements common associative operations and provides a framework to allow for easy extension. We show how the simulator works by experimenting with different scenarios for associative operations with three applications that test the functionality of logic and arithmetic computations: matrix multiply, checksum, and bitcount. Our results highlight the direct relation between the data length and potential performance improvement of associative processing in comparison to regular CPU serial and parallel operation. In case of matrix multiplication, the speed-up increases linearly with matrices dimension, achieving 8X for 200x200 bytes matrices and overcoming parallel execution in an 8-core CPU. | |
dc.publisher | Campo Mourao | |
dc.publisher | Brasil | |
dc.relation | Simpósio em Sistemas Computacionais de Alto Desempenho | |
dc.relation | https://sol.sbc.org.br/index.php/wscad/article/view/14064/13912 | |
dc.rights | http://creativecommons.org/licenses/by-nc/4.0/ | |
dc.rights | openAccess | |
dc.subject | Simulação (Computadores) | |
dc.subject | Sistemas de memória de computadores | |
dc.subject | Interfaces de usuário (Sistemas de computação) | |
dc.subject | Computer simulation | |
dc.subject | Computer storage devices | |
dc.subject | User interfaces (Computer systems) | |
dc.title | RV-Across: an associative processing simulator | |
dc.type | conferenceObject | |