dc.contributor | Mariano, André Augusto | |
dc.contributor | http://lattes.cnpq.br/2247619809331876 | |
dc.contributor | França, Sibilla Batista da Luz | |
dc.contributor | http://lattes.cnpq.br/7231845881441002 | |
dc.contributor | Mariano, André Augusto | |
dc.contributor | Lolis, Luis Henrique Assumpção | |
dc.contributor | Brante, Glauber Gomes de Oliveira | |
dc.creator | Hofmann, Maicon Bruno | |
dc.date.accessioned | 2016-10-25T17:53:56Z | |
dc.date.accessioned | 2022-12-06T14:22:47Z | |
dc.date.available | 2016-10-25T17:53:56Z | |
dc.date.available | 2022-12-06T14:22:47Z | |
dc.date.created | 2016-10-25T17:53:56Z | |
dc.date.issued | 2016-03-15 | |
dc.identifier | HOFMANN, Maicon Bruno. Implementação em FPGA de compensadores de desvios para conversor analógico digital intercalado. 2016. 98 f. Dissertação (Mestrado em Engenharia Elétrica e Informática Industrial) - Universidade Tecnológica Federal do Paraná, Curitiba, 2016. | |
dc.identifier | http://repositorio.utfpr.edu.br/jspui/handle/1/1809 | |
dc.identifier.uri | https://repositorioslatinoamericanos.uchile.cl/handle/2250/5247697 | |
dc.description.abstract | This work presents the modeling and FPGA implementation of digital TIADC mismatches compensation systems. The development of the whole work follows a top-down methodology. Following this methodology was developed a two channel TIADC behavior modeling and their respective offset, gain and clock skew mismatches on Simulink. In addition was developed digital mismatch compensation system behavior modeling. For clock skew mismatch compensation fractional delay filters were used, more specifically, the efficient Farrow struct. The definition of wich filter design methodology would be used, and wich Farrow structure, required the study of various design methods presented in literature. The digital compensation systems models were converted to VHDL, for FPGA implementation and validation. These system validation was carried out using the test methodology FPGA In Loop . The results obtained with TIADC mismatch compensators show the high performance gain provided by these structures. Beyond this result, these work illustrates the potential of design, implementation and FPGA test methodologies. | |
dc.publisher | Universidade Tecnológica Federal do Paraná | |
dc.publisher | Curitiba | |
dc.publisher | Brasil | |
dc.publisher | Programa de Pós-Graduação em Engenharia Elétrica e Informática Industrial | |
dc.publisher | UTFPR | |
dc.rights | openAccess | |
dc.subject | Conversores analógicos-digitais | |
dc.subject | Arranjos de lógica programável em campo | |
dc.subject | VHDL (Linguagem descritiva de hardware) | |
dc.subject | Engenharia elétrica | |
dc.subject | Analog-to-digital converters | |
dc.subject | Field programmable gate arrays | |
dc.subject | VHDL (Computer hardware description language) | |
dc.subject | Electric engineering | |
dc.title | Implementação em FPGA de compensadores de desvios para conversor analógico digital intercalado | |
dc.type | masterThesis | |