dc.contributorMariano, André Augusto
dc.contributorhttp://lattes.cnpq.br/2247619809331876
dc.contributorFrança, Sibilla Batista da Luz
dc.contributorhttp://lattes.cnpq.br/7231845881441002
dc.contributorMariano, André Augusto
dc.contributorLolis, Luis Henrique Assumpção
dc.contributorBrante, Glauber Gomes de Oliveira
dc.creatorHofmann, Maicon Bruno
dc.date.accessioned2016-10-25T17:53:56Z
dc.date.accessioned2022-12-06T14:22:47Z
dc.date.available2016-10-25T17:53:56Z
dc.date.available2022-12-06T14:22:47Z
dc.date.created2016-10-25T17:53:56Z
dc.date.issued2016-03-15
dc.identifierHOFMANN, Maicon Bruno. Implementação em FPGA de compensadores de desvios para conversor analógico digital intercalado. 2016. 98 f. Dissertação (Mestrado em Engenharia Elétrica e Informática Industrial) - Universidade Tecnológica Federal do Paraná, Curitiba, 2016.
dc.identifierhttp://repositorio.utfpr.edu.br/jspui/handle/1/1809
dc.identifier.urihttps://repositorioslatinoamericanos.uchile.cl/handle/2250/5247697
dc.description.abstractThis work presents the modeling and FPGA implementation of digital TIADC mismatches compensation systems. The development of the whole work follows a top-down methodology. Following this methodology was developed a two channel TIADC behavior modeling and their respective offset, gain and clock skew mismatches on Simulink. In addition was developed digital mismatch compensation system behavior modeling. For clock skew mismatch compensation fractional delay filters were used, more specifically, the efficient Farrow struct. The definition of wich filter design methodology would be used, and wich Farrow structure, required the study of various design methods presented in literature. The digital compensation systems models were converted to VHDL, for FPGA implementation and validation. These system validation was carried out using the test methodology FPGA In Loop . The results obtained with TIADC mismatch compensators show the high performance gain provided by these structures. Beyond this result, these work illustrates the potential of design, implementation and FPGA test methodologies.
dc.publisherUniversidade Tecnológica Federal do Paraná
dc.publisherCuritiba
dc.publisherBrasil
dc.publisherPrograma de Pós-Graduação em Engenharia Elétrica e Informática Industrial
dc.publisherUTFPR
dc.rightsopenAccess
dc.subjectConversores analógicos-digitais
dc.subjectArranjos de lógica programável em campo
dc.subjectVHDL (Linguagem descritiva de hardware)
dc.subjectEngenharia elétrica
dc.subjectAnalog-to-digital converters
dc.subjectField programmable gate arrays
dc.subjectVHDL (Computer hardware description language)
dc.subjectElectric engineering
dc.titleImplementação em FPGA de compensadores de desvios para conversor analógico digital intercalado
dc.typemasterThesis


Este ítem pertenece a la siguiente institución