dc.contributorIng. Alfornso Chacón Rodríguez
dc.creatorSalazar-Sibaja, Diego Alexander
dc.date.accessioned2019-03-07T22:15:34Z
dc.date.accessioned2022-10-19T23:01:45Z
dc.date.available2019-03-07T22:15:34Z
dc.date.available2022-10-19T23:01:45Z
dc.date.created2019-03-07T22:15:34Z
dc.date.issued2017
dc.identifierhttps://hdl.handle.net/2238/10373
dc.identifier.urihttps://repositorioslatinoamericanos.uchile.cl/handle/2250/4514549
dc.description.abstractIn the following work, a unit of program instruction loading (hereinafter bootstrap unit) was carried on the RISC-V based microprocessor of the Acoustic Pattern Recognition System (SiRPA). At the time of the development of this project, the memory map architecture for the SiRPA project microprocessor was being restructured, so the unit to be implemented was made under the concept of using a single port SRAM as a memory bank. The unit has the communication functions, in SPI protocol, with the program source, data bus controller and the instruction program writing in memory. This system was implemented on an FPGA, in order to perform functional tests of communication with the source of the program, a micro SD card. In addition, the unit was implemented at the logic implementation level in the Synopsys tool, in 180 nm technology. Finally, the bootstrap unit is compatible with a large number of SDSC and SDHC microSD cards, which follow the protocol convention according to the SD Card Association.
dc.languagespa
dc.publisherInstituto Tecnológico de Costa Rica
dc.subjectPuertas
dc.subjectMicroSD
dc.subjectSPI
dc.subjectCapacidad
dc.subjectEstándares
dc.subjectCapacidad
dc.subjectSiRPA
dc.subjectRISC-V
dc.subjectResearch Subject Categories::TECHNOLOGY::Electrical engineering, electronics and photonics::Electronics
dc.titleImplementación de la etapa de arranque (bootstrap) de un microprocesador basado en RISC-V para el Sistema de Reconocimiento de Patrones Acústicos (SiRPA).
dc.typelicentiateThesis


Este ítem pertenece a la siguiente institución