dc.creator | Chacón-Rodríguez, A. | |
dc.creator | Martín-Pirchio, F. N. | |
dc.creator | Julian, Pedro Marcelo | |
dc.creator | Mandolesi, Pablo Sergio | |
dc.date.accessioned | 2020-05-22T21:23:01Z | |
dc.date.accessioned | 2022-10-15T03:17:54Z | |
dc.date.available | 2020-05-22T21:23:01Z | |
dc.date.available | 2022-10-15T03:17:54Z | |
dc.date.created | 2020-05-22T21:23:01Z | |
dc.date.issued | 2007-02 | |
dc.identifier | Chacón-Rodríguez, A.; Martín-Pirchio, F. N.; Julian, Pedro Marcelo; Mandolesi, Pablo Sergio; A Verilog HDL digital architecture for delay calculation; Planta Piloto de Ingeniería Química; Latin American Applied Research; 37; 1; 2-2007; 41-45 | |
dc.identifier | 0327-0793 | |
dc.identifier | http://hdl.handle.net/11336/105848 | |
dc.identifier | 1851-8796 | |
dc.identifier | CONICET Digital | |
dc.identifier | CONICET | |
dc.identifier.uri | https://repositorioslatinoamericanos.uchile.cl/handle/2250/4339221 | |
dc.description.abstract | A method for the calculation of the delay between two digital signals with central frequencies in the range [20, 300] Hz is presented. The method performs a delay calculation in order to determine the bearing angle of a sound source. Computing accuracy is tested against a previous implementation of the Cross Correlation Derivative method. A Verilog RTL model of the method has been tested on a Xilinx® FPGA in order to evaluate the real performance of the method. Simulations of an ASIC design on a standard CMOS technology predict a power saving of about 25 times per delay stage over previous implementations. | |
dc.language | eng | |
dc.publisher | Planta Piloto de Ingeniería Química | |
dc.relation | info:eu-repo/semantics/altIdentifier/url/http://www.laar.plapiqui.edu.ar/OJS/public/site/volumens/indexes/i37_01.htm | |
dc.relation | info:eu-repo/semantics/altIdentifier/url/http://www.laar.plapiqui.edu.ar/OJS/public/site/volumens/indexes/artic_v3701/vol_37_1_pag41.pdf | |
dc.rights | https://creativecommons.org/licenses/by-nc-sa/2.5/ar/ | |
dc.rights | info:eu-repo/semantics/openAccess | |
dc.subject | VERILOG | |
dc.subject | FPGA | |
dc.subject | LOW POWER | |
dc.subject | DIGITAL CMOS VLSI | |
dc.title | A Verilog HDL digital architecture for delay calculation | |
dc.type | info:eu-repo/semantics/article | |
dc.type | info:ar-repo/semantics/artículo | |
dc.type | info:eu-repo/semantics/publishedVersion | |