dc.creatorde Micco, Luciana
dc.creatorAcosta, M.
dc.creatorAntonelli, M.
dc.date.accessioned2021-06-03T17:38:58Z
dc.date.accessioned2022-10-14T23:13:52Z
dc.date.available2021-06-03T17:38:58Z
dc.date.available2022-10-14T23:13:52Z
dc.date.created2021-06-03T17:38:58Z
dc.date.issued2020-03
dc.identifierde Micco, Luciana; Acosta, M.; Antonelli, M.; Hybrid sorting algorithm implemented by High Level Synthesis; Institute of Electrical and Electronics Engineers; IEEE Latin America Transactions; 18; 2; 3-2020; 430-437
dc.identifier1548-0992
dc.identifierhttp://hdl.handle.net/11336/133142
dc.identifierCONICET Digital
dc.identifierCONICET
dc.identifier.urihttps://repositorioslatinoamericanos.uchile.cl/handle/2250/4318144
dc.description.abstractThis paper proposes a hybrid data ordering algorithm which executes serial and parallel instructions. The implementation of the system is presented in the Zedboard development board of Xilinx that includes a SoC (System on Chip). The design was done in high level language HLS (High Level Synthesis). It receives a vector of N elements and delivers the set of indexes of the L major elements ordered. The complexity of the algorithm is analyzed in a generic way. The required times and resources are evaluated and compared with well known sorting algorithms.
dc.languagespa
dc.publisherInstitute of Electrical and Electronics Engineers
dc.relationinfo:eu-repo/semantics/altIdentifier/url/https://ieeexplore.ieee.org/abstract/document/9085300
dc.relationinfo:eu-repo/semantics/altIdentifier/doi/http://dx.doi.org/10.1109/TLA.2020.9085300
dc.rightshttps://creativecommons.org/licenses/by-nc-sa/2.5/ar/
dc.rightsinfo:eu-repo/semantics/restrictedAccess
dc.subjectSORT ALGORITHM
dc.subjectFPGA IMPLEMENTATION
dc.subjectZEDBOARD
dc.subjectCOMPRESSED SENSING
dc.titleHybrid sorting algorithm implemented by High Level Synthesis
dc.typeinfo:eu-repo/semantics/article
dc.typeinfo:ar-repo/semantics/artículo
dc.typeinfo:eu-repo/semantics/publishedVersion


Este ítem pertenece a la siguiente institución