Argentina
| Articulo
Memory disambiguation hardware: a review
Registro en:
issn:1666-6038
Autor
Castro, Fernando
Chaver, Daniel
Piñuel, Luis
Prieto, Manuel
Tirado Fernández, Francisco
Institución
Resumen
One of the main challenges of modern processor designs is the implementation of scalable and efficient mechanisms to detect memory access order violations as a result of out-of-order execution. Conventional structures performing this task are complex, inefficient and power-hungry.
This fact has generated a large body of work on optimizing address-based memory disambiguation logic, namely the load-store queue. In this paper we review the most significant proposals in this research field, focusing on our own contributions. Facultad de Informática