dc.creatorHamkalo, Jose Luis
dc.creatorCernuschi Frias, Bruno
dc.creatorDjordjalian,Andrés
dc.date2004-12
dc.identifierhttp://hdl.handle.net/11336/110175
dc.identifierHamkalo, Jose Luis; Cernuschi Frias, Bruno; Djordjalian,Andrés; A Shared Way Set Associative On-Chip Cache; International Society for Computers and Their Applications; International Journal of Computers and Their Applications; 11; 4; 12-2004; 224-233
dc.identifier1076-5204
dc.identifierCONICET Digital
dc.identifierCONICET
dc.descriptionA new cache memory organization called “Shared-Way Set Associative” (SWSA) is described in this paper. It consists of a modified two-way set associative scheme in which one way is larger than the other. We show how better use of memory is obtained, without the costs that higher-associativities have. An expression for calculating the non-integer degree of associativity of SWSA caches is given. Several replacement policies are discussed. Miss rate statistics for the SPEC95 and additional benchmarks are presented for first and second level SWSA caches, together with a detailed analysis of conflicts using the D3C classification of misses. For large caches the miss rates of SWSA caches are similar to those 33 percent larger two-way set associative caches. The issue of hardware implementation is addressed, and we explain why SWSA caches may have advantages, especially with configurations with very unbalanced ways which have miss rates that are very similar to those of slightly smaller two-way caches. We conclude that shared-way set associativity shows benefits compared to two-way set associativity, and may also be favorably compared with direct-mapping and even to higher associativities depending on other architectural and technological issues.
dc.descriptionFil: Hamkalo, Jose Luis. Universidad de Buenos Aires. Facultad de Ingeniería; Argentina
dc.descriptionFil: Cernuschi Frias, Bruno. Universidad de Buenos Aires. Facultad de Ingeniería; Argentina. Consejo Nacional de Investigaciones Científicas y Técnicas. Oficina de Coordinación Administrativa Saavedra 15. Instituto Argentino de Matemática Alberto Calderón; Argentina
dc.descriptionFil: Djordjalian,Andrés. Universidad de Buenos Aires. Facultad de Ingeniería; Argentina
dc.formatapplication/pdf
dc.formatapplication/pdf
dc.formatapplication/pdf
dc.languageeng
dc.publisherInternational Society for Computers and Their Applications
dc.relationinfo:eu-repo/semantics/altIdentifier/url/http://www-personal.umd.umich.edu/~qzhu/cisdb/ijca/journal.htm
dc.rightsinfo:eu-repo/semantics/openAccess
dc.rightshttps://creativecommons.org/licenses/by-nc-sa/2.5/ar/
dc.subjectCACHE MEMORY
dc.subjectASSOCIATIVITY
dc.subjectREPLACEMENT POLICY
dc.subjecthttps://purl.org/becyt/ford/2.2
dc.subjecthttps://purl.org/becyt/ford/2
dc.titleA Shared Way Set Associative On-Chip Cache
dc.typeinfo:eu-repo/semantics/article
dc.typeinfo:ar-repo/semantics/artículo
dc.typeinfo:eu-repo/semantics/publishedVersion


Este ítem pertenece a la siguiente institución