dc.contributorKreutz, Márcio Eduardo
dc.contributor
dc.contributorhttp://lattes.cnpq.br/0498541252748544
dc.contributor
dc.contributorhttp://lattes.cnpq.br/6374279398246756
dc.contributorCorrêa, Edgard de Faria
dc.contributor
dc.contributorhttp://lattes.cnpq.br/1929225348911990
dc.contributorPereira, Mônica Magalhães
dc.contributor
dc.contributorhttp://lattes.cnpq.br/5777010848661813
dc.contributorBrito, Alisson Vasconcelos de
dc.contributor
dc.contributorhttp://lattes.cnpq.br/6321676636193625
dc.creatorMedeiros, Aparecida Lopes de
dc.date.accessioned2014-09-09
dc.date.accessioned2014-12-17T15:48:10Z
dc.date.accessioned2022-10-06T12:41:30Z
dc.date.available2014-09-09
dc.date.available2014-12-17T15:48:10Z
dc.date.available2022-10-06T12:41:30Z
dc.date.created2014-09-09
dc.date.created2014-12-17T15:48:10Z
dc.date.issued2014-02-21
dc.identifierMEDEIROS, Aparecida Lopes de. Implementação da técnica de software pipelining na rede em chip IPNoSyS. 2014. 92 f. Dissertação (Mestrado em Ciência da Computação) - Universidade Federal do Rio Grande do Norte, Natal, 2014.
dc.identifierhttps://repositorio.ufrn.br/jspui/handle/123456789/18100
dc.identifier.urihttp://repositorioslatinoamericanos.uchile.cl/handle/2250/3957228
dc.description.abstractAlongside the advances of technologies, embedded systems are increasingly present in our everyday. Due to increasing demand for functionalities, many tasks are split among processors, requiring more efficient communication architectures, such as networks on chip (NoC). The NoCs are structures that have routers with channel point-to-point interconnect the cores of system on chip (SoC), providing communication. There are several networks on chip in the literature, each with its specific characteristics. Among these, for this work was chosen the Integrated Processing System NoC (IPNoSyS) as a network on chip with different characteristics compared to general NoCs, because their routing components also accumulate processing function, ie, units have functional able to execute instructions. With this new model, packets are processed and routed by the router architecture. This work aims at improving the performance of applications that have repetition, since these applications spend more time in their execution, which occurs through repeated execution of his instructions. Thus, this work proposes to optimize the runtime of these structures by employing a technique of instruction-level parallelism, in order to optimize the resources offered by the architecture. The applications are tested on a dedicated simulator and the results compared with the original version of the architecture, which in turn, implements only packet level parallelism
dc.publisherUniversidade Federal do Rio Grande do Norte
dc.publisherBR
dc.publisherUFRN
dc.publisherPrograma de Pós-Graduação em Sistemas e Computação
dc.publisherCiência da Computação
dc.rightsAcesso Aberto
dc.subjectRedes em chip. Processadores. IPNoSyS. Paralelismo. Software Pipelining. Desempenho
dc.subjectRedes em chip. Processadores. IPNoSyS. Paralelismo. Software Pipelining. Desempenho
dc.titleImplementação da técnica de software pipelining na rede em chip IPNoSyS
dc.typemasterThesis


Este ítem pertenece a la siguiente institución