dc.contributorUniversidade Estadual Paulista (Unesp)
dc.date.accessioned2014-05-27T11:21:10Z
dc.date.accessioned2022-10-05T17:54:03Z
dc.date.available2014-05-27T11:21:10Z
dc.date.available2022-10-05T17:54:03Z
dc.date.created2014-05-27T11:21:10Z
dc.date.issued2004-10-08
dc.identifierConference Record - IEEE Instrumentation and Measurement Technology Conference, v. 1, p. 45-50.
dc.identifier1091-5281
dc.identifierhttp://hdl.handle.net/11449/67903
dc.identifier10.1109/IMTC.2004.1350991
dc.identifier2-s2.0-4644336400
dc.identifier.urihttp://repositorioslatinoamericanos.uchile.cl/handle/2250/3917502
dc.description.abstractThis paper adresses the problem on processing biological data such as cardiac beats, audio and ultrasonic range, calculating wavelet coefficients in real time, with processor clock running at frequency of present ASIC's and FPGA. The Paralell Filter Architecture for DWT has been improved, calculating wavelet coefficients in real time with hardware reduced to 60%. The new architecture, which also processes IDWT, is implemented with the Radix-2 or the Booth-Wallace Constant multipliers. Including series memory register banks, one integrated circuit Signal Analyzer, ultrasonic range, is presented.
dc.languageeng
dc.relationConference Record - IEEE Instrumentation and Measurement Technology Conference
dc.relation0,198
dc.rightsAcesso aberto
dc.sourceScopus
dc.subjectDiscrete Wavelet Transform
dc.subjectFPGA
dc.subjectSignal Analyzer
dc.subjectVHDL
dc.subjectWavelet signal processing
dc.subjectDiscrete wavelet transforms
dc.subjectSignal analyzers
dc.subjectApplication specific integrated circuits
dc.subjectCardiovascular system
dc.subjectCMOS integrated circuits
dc.subjectComputer hardware
dc.subjectData processing
dc.subjectField programmable gate arrays
dc.subjectFormal logic
dc.subjectReal time systems
dc.subjectSoftware prototyping
dc.subjectUltrasonic waves
dc.subjectWavelet transforms
dc.subjectDigital signal processing
dc.titleCommon architecture for discrete wavelet transform analysis and synthesis with sequential and constant processing elements
dc.typeTrabalho apresentado em evento


Este ítem pertenece a la siguiente institución