Actas de congresos
Subthreshold region analysis for UTBOX and UTBB SOI nMOSFETs with different channel lengths and silicon thickness
Fecha
2017-11-15Registro en:
SBMicro 2017 - 32nd Symposium on Microelectronics Technology and Devices: Chip on the Sands, co-located Symposia: 30th SBCCI - Circuits and Systems Design, 2nd INSCIT - Electronic Instrumentation, 7th WCAS - IC Design Cases and 17th SForum - Undergraduate-Student Forum.
10.1109/SBMicro.2017.8112991
2-s2.0-85040597722
0496909595465696
0000-0002-0886-7798
Autor
Universidade de São Paulo (USP)
CEETEPS
Imec
KU Leuven
Universidade Estadual Paulista (Unesp)
Institución
Resumen
This paper presents an experimental analysis of the influence of the silicon thickness (tsi)and the channel length (L) on the threshold voltage (Vt), subthreshold swing (SS), drain induced barrier lowering (DIBL), gate induced drain leakage (GIDL) and the ON-state over OFF-state current ratio (ION/IOFF))on Ultra Thin Buried Oxide (UTBOX) and Ultra Thin Body and Buried oxide (UTBB) SOI nMOSFET devices. In order to complement this analysis, a simulation of the UTBB devices was performed. Devices with thinner silicon film present better control of short channel effects resulting in improved parameters such as SS(tsi=50nm → ∼ 85-90 mV/dec; tsi=20nm → ∼ 70-80 mV/dec), DIBL(tsi=50nm → ∼ 130-150 mV/V; tsi=20nm → ∼ 25-40 mV/V), GIDL and a reduction of the channel length influence on them. When comparing the UTBB devices without and with ground plane implantation (GP) it was noted that the GP did not affect the DIBL and GIDL parameters, but it increases Vt (∼0.25V without GP and ∼0.45V with GP), degrades SS and improves Ion/Ioff (from ∼ 105 without GP to ∼108 with GP).