Actas de congresos
Back gate influence on transistor efficiency of SOI nMOS Ω-gate nanowire down to 10nm width
Fecha
2017-11-15Registro en:
SBMicro 2017 - 32nd Symposium on Microelectronics Technology and Devices: Chip on the Sands, co-located Symposia: 30th SBCCI - Circuits and Systems Design, 2nd INSCIT - Electronic Instrumentation, 7th WCAS - IC Design Cases and 17th SForum - Undergraduate-Student Forum.
10.1109/SBMicro.2017.8113021
2-s2.0-85040572543
0496909595465696
0000-0002-0886-7798
Autor
Universidade de São Paulo (USP)
CEETEPS
Universidade Estadual Paulista (Unesp)
Minatec Campus and University Grenoble Alpes
Institución
Resumen
This paper shows the influence of back gate bias on transistor efficiency of nMOS SOI Ω-gate nanowire, for different width and channel length. Threshold voltage and subthreshold swing present a higher variation with the back gate bias variation in wider devices. Long channel devices present better efficiency due to the better subthreshold swing, the same reason for the narrow devices have a better efficiency. Wider devices have a higher variation in efficiency when the back gate is biased. The transistor efficiency increases when the back gate is negative biased due to the better electrostatic coupling between gate and channel.