dc.contributorNational Institute of Technology
dc.contributorUniversidade Estadual Paulista (Unesp)
dc.date.accessioned2018-12-11T16:44:09Z
dc.date.available2018-12-11T16:44:09Z
dc.date.created2018-12-11T16:44:09Z
dc.date.issued2016-12-01
dc.identifierSuperlattices and Microstructures, v. 100, p. 335-341.
dc.identifier1096-3677
dc.identifier0749-6036
dc.identifierhttp://hdl.handle.net/11449/169051
dc.identifier10.1016/j.spmi.2016.09.043
dc.identifier2-s2.0-84991821258
dc.identifier2-s2.0-84991821258.pdf
dc.description.abstractThe symmetrical dual-k spacer technology in hybrid FinFETs has been widely explored for better electrostatic control of the fin-based devices in nanoscale region. Since, high-k tangible spacer materials are broadly became a matter of study due to their better immunity to the short channel effects (SCEs) in nano devices. However, the only cause that restricts the circuit designers from using high-k spacer is the unreasonable increasing fringing capacitances. This work quantitatively analyzed the benefits and drawbacks of considering two different dielectric spacer materials symmetrically in either sides of the channel for the hybrid device. From the demonstrated results, the inclusion of high-k spacer predicts an effective reduction in off-state leakage along with an improvement in drive current. However, these devices have paid the cost in terms of a high total gate-to-gate capacitance (Cgg) that consequently results poor cutoff frequency (fT) and delay.
dc.languageeng
dc.relationSuperlattices and Microstructures
dc.relation0,574
dc.relation0,574
dc.rightsAcesso aberto
dc.sourceScopus
dc.subjectAnalog/RF
dc.subjectHybrid FinFET
dc.subjectShort channel effects (SCEs)
dc.subjectSymmetrical dual-k spacer
dc.subjectTrigate FinFET
dc.titlePros and cons of symmetrical dual-k spacer technology in hybrid FinFETs
dc.typeArtículos de revistas


Este ítem pertenece a la siguiente institución