dc.contributorUniversidade Estadual Paulista (Unesp)
dc.date.accessioned2014-05-27T11:20:13Z
dc.date.available2014-05-27T11:20:13Z
dc.date.created2014-05-27T11:20:13Z
dc.date.issued2001-01-01
dc.identifierProceedings - IEEE International Symposium on Circuits and Systems, v. 1, p. 101-104.
dc.identifier0271-4310
dc.identifierhttp://hdl.handle.net/11449/66423
dc.identifier10.1109/ISCAS.2001.921798
dc.identifier2-s2.0-0035016268
dc.description.abstractA CMOS memory-cell for dynamic storage of analog data and suitable for LVLP applications is proposed. Information is memorized as the gate-voltage of input-transistor of a gain-boosting triode-transconductor. The enhanced output-resistance improves accuracy on reading out the sampled currents. Additionally, a four-quadrant multiplication between the input to regulation-amplifier of the transconductor and the stored voltage is provided. Designing complies with a low-voltage 1.2μm N-well CMOS fabrication process. For a 1.3V-supply, CCELL=3.6pF and sampling interval is 0.25μA≤ ISAMPLE ≤ 0.75μA. The specified retention time is 1.28ms and corresponds to a charge-variation of 1% due to junction leakage @75°C. A range of MR simulations confirm circuit performance. Absolute read-out error is below O.40% while the four-quadrant multiplier nonlinearity, at full-scale is 8.2%. Maximum stand-by consumption is 3.6μW/cell.
dc.languageeng
dc.relationProceedings - IEEE International Symposium on Circuits and Systems
dc.relation0,237
dc.rightsAcesso aberto
dc.sourceScopus
dc.subjectAnalog storage
dc.subjectBuffer storage
dc.subjectComputer simulation
dc.subjectGates (transistor)
dc.subjectLearning algorithms
dc.subjectPrinted circuit design
dc.subjectTransconductance
dc.subjectAnalog memory cells
dc.subjectCMOS integrated circuits
dc.titleAn accurate low-voltage analog memory-cell with built-in multiplication
dc.typeActas de congresos


Este ítem pertenece a la siguiente institución