Artículos de revistas
Programmable logic design of a compact Genetic Algorithm for phasor estimation in real-time
Registro en:
Electric Power Systems Research, Amsterdam, v. 107, p. 109-118, fev 2014
10.1016/j.epsr.2013.09.010
Autor
Coury, Denis Vinicius
Silva, Raphael Philipe Mendes da
Delbem, Alexandre Cláudio Botazzo
Casseb, Marcos Vinícius Galli
Institución
Resumen
The main objective of this work is to present an efficient method for phasor estimation based on a
compact Genetic Algorithm (cGA) implemented in Field Programmable Gate Array (FPGA). To validate
the proposed method, an Electrical Power System (EPS) simulated by the Alternative Transients Program
(ATP) provides data to be used by the cGA. This data is as close as possible to the actual data provided by the
EPS. Real life situations such as islanding, sudden load increase and permanent faults were considered. The
implementation aims to take advantage of the inherent parallelism in Genetic Algorithms in a compact
and optimized way, making them an attractive option for practical applications in real-time estimations
concerning Phasor Measurement Units (PMUs).