dc.creatorCaño de Andrade, Maria Gloria
dc.creatorMartino, Joao Antonio
dc.creatorAoulaiche, Marc
dc.creatorCollaert, Nadine
dc.creatorSimoen, Eddy
dc.creatorClaeys, Cor
dc.date.accessioned2013-11-06T16:30:12Z
dc.date.accessioned2018-07-04T16:19:03Z
dc.date.available2013-11-06T16:30:12Z
dc.date.available2018-07-04T16:19:03Z
dc.date.created2013-11-06T16:30:12Z
dc.date.issued2012
dc.identifierSOLID-STATE ELECTRONICS, OXFORD, v. 71, n. 6, supl. 1, Part 1, pp. 63-68, MAY, 2012
dc.identifier0038-1101
dc.identifierhttp://www.producao.usp.br/handle/BDPI/42376
dc.identifier10.1016/j.sse.2011.10.022
dc.identifierhttp://dx.doi.org/10.1016/j.sse.2011.10.022
dc.identifier.urihttp://repositorioslatinoamericanos.uchile.cl/handle/2250/1634298
dc.description.abstractIn this paper, the combination of the Dynamic Threshold (DT) voltage technique with a non-planar structure is experimentally studied in triple-gate FinFETs. The drain current, transconductance, resistance, threshold voltage, subthreshold swing and Drain Induced Barrier Lowering (DIBL) will be analyzed in the DT mode and the standard biasing configuration. Moreover, for the first time, the important figures of merit for the analog performance such as transconductance-over-drain current, output conductance. Early voltage and intrinsic voltage gain will be studied experimentally and through three-dimensional (3-D) numerical simulations for different channel doping concentrations in triple-gate DTMOS FinFETs. The results indicate that the DTMOS FinFETs always yield superior characteristic; and larger transistor efficiency. In addition, DTMOS devices with a high channel doping concentration exhibit much better analog performance compared to the normal operation mode, which is desirable for high performance low-power/low-voltage applications. (C) 2011 Elsevier Ltd. All rights reserved.
dc.languageeng
dc.publisherPERGAMON-ELSEVIER SCIENCE LTD
dc.publisherOXFORD
dc.relationSOLID-STATE ELECTRONICS
dc.rightsCopyright PERGAMON-ELSEVIER SCIENCE LTD
dc.rightsclosedAccess
dc.subjectDTMOS
dc.subjectBULK
dc.subjectTRIPLE-GATE
dc.subjectEARLY VOLTAGE
dc.subjectINTRINSIC VOLTAGE GAIN
dc.subjectANALOG PERFORMANCE
dc.titleBehavior of triple-gate Bulk FinFETs with and without DTMOS operation
dc.typeArtículos de revistas


Este ítem pertenece a la siguiente institución