dc.creatorAraujo, G
dc.creatorCentoducatte, P
dc.creatorAzevedo, R
dc.creatorPannain, R
dc.date2000
dc.dateOCT
dc.date2014-12-02T16:30:32Z
dc.date2015-11-26T17:40:01Z
dc.date2014-12-02T16:30:32Z
dc.date2015-11-26T17:40:01Z
dc.date.accessioned2018-03-29T00:21:39Z
dc.date.available2018-03-29T00:21:39Z
dc.identifierIeee Transactions On Very Large Scale Integration (vlsi) Systems. Ieee-inst Electrical Electronics Engineers Inc, v. 8, n. 5, n. 530, n. 533, 2000.
dc.identifier1063-8210
dc.identifierWOS:000166528600008
dc.identifier10.1109/92.894158
dc.identifierhttp://www.repositorio.unicamp.br/jspui/handle/REPOSIP/66512
dc.identifierhttp://www.repositorio.unicamp.br/handle/REPOSIP/66512
dc.identifierhttp://repositorio.unicamp.br/jspui/handle/REPOSIP/66512
dc.identifier.urihttp://repositorioslatinoamericanos.uchile.cl/handle/2250/1286606
dc.descriptionReducing program size has become an important goal in the design of modern embedded systems targeted to mass production. This problem has driven efforts aimed at designing processors with shorter instruction formats (e.g., ARM Thumb and MIPS16) or able to execute compressed code (e.g., IBM PowerPC 405), This paper proposes three code compression algorithms for embedded RISC architectures. In all algorithms, the encoded symbols are extracted from program expression trees. The algorithms differ on the granularity of the encoded symbol, which are selected from whole trees, parts of trees, or single instructions. Dictionary-based decompression engines are proposed for each compression algorithm. Experimental results, based on SPEC CINT95 programs running on the MIPS R4000 processor, reveal an average compression ratio of 53.6% (31.545) if the area of the decompression engine is (not) considered.
dc.description8
dc.description5
dc.description530
dc.description533
dc.languageen
dc.publisherIeee-inst Electrical Electronics Engineers Inc
dc.publisherNew York
dc.publisherEUA
dc.relationIeee Transactions On Very Large Scale Integration (vlsi) Systems
dc.relationIEEE Trans. Very Large Scale Integr. (VLSI) Syst.
dc.rightsfechado
dc.rightshttp://www.ieee.org/publications_standards/publications/rights/rights_policies.html
dc.sourceWeb of Science
dc.subjectcode compression
dc.subjectRISC architecture
dc.titleExpression-tree-based algorithms for code compression on embedded RISC architectures
dc.typeArtículos de revistas


Este ítem pertenece a la siguiente institución