dc.contributorIng. Roberto Molina Robles
dc.creatorRojas-Chacón, Daniel
dc.date.accessioned2019-03-12T16:55:13Z
dc.date.accessioned2022-10-19T22:57:05Z
dc.date.available2019-03-12T16:55:13Z
dc.date.available2022-10-19T22:57:05Z
dc.date.created2019-03-12T16:55:13Z
dc.date.issued2018
dc.identifierhttps://hdl.handle.net/2238/10400
dc.identifier.urihttps://repositorioslatinoamericanos.uchile.cl/handle/2250/4513567
dc.description.abstractThe electronics engineering school in the Technology Institute of Costa Rica has now an investigation project with other universities in South America and Europe, they have been doing a design of a microprocessor wich is based on RISC-V architecture and its proposed to be used in medical applications to implanted devices as pacemakers or protesis. For that is necessary the implementation of test that verify the performance of any part inside of the microprocessor prior the fabrication. A functional verification environment should exist to send signals as needed to RTL and Reference Models of the device under test, later on it does the comparison between both responses and determines if ther is an error or not, so then if there is a design fault that is causing the issues. To make the verification environment it was necessary to use a methodology that allows the standardization in the design and the implementation, so it’s used the UVM methodology (Universal Verification Methodology) so
dc.languagespa
dc.publisherInstituto Tecnológico de Costa Rica
dc.subjectAmbiente
dc.subjectVerificación
dc.subjectBackdoor
dc.subjectDUV
dc.subjectRISC-V
dc.subjectScoreboard
dc.subjectTest bench
dc.subjectTesting
dc.subjectUVM
dc.subjectVerificación
dc.subjectResearch Subject Categories::TECHNOLOGY::Electrical engineering, electronics and photonics::Electronics
dc.titleDiseño de un ambiente de verificación basado en la metodología UVM para un microprocesador RISC-V 32I
dc.typelicentiateThesis


Este ítem pertenece a la siguiente institución